High Impact Factor : 4.396 icon | Submit Manuscript Online icon |

High Fault Coverage for on Chip Network using Priority Based Routing Algorithm

Author(s):

Parul Anand , Chandigarh engineering college; Ms.Chanpreet Kaur Toor, Chandigarh engineering college

Keywords:

Network-on-Chip (NoC), Fault-tolerant deflection routing (FTDR) algorithm, Automatic repeat request (ARQ)

Abstract

Network on chip is an interconnection between several processing elements and routers. There are several possibilities for the occurrence of faults within the network. These faults degrade the performance of the network. In order to increase the performance several fault tolerant methods has been used. They involve themselves in rerouting and hence take longer paths. To make the path shorter, the router architecture has to be modified. For this efficient routers are needed to take place communication between these devices. This project, proposes a priority based solution for a bufferless network-on-chip, including an on-line fault-diagnosis mechanism to detect both transient and permanent faults, a hybrid automatic repeat request and forward error correction link-level error control scheme to handle transient faults.

Other Details

Paper ID: IJSRDV3I40394
Published in: Volume : 3, Issue : 4
Publication Date: 01/07/2015
Page(s): 1120-1121

Article Preview

Download Article