High Impact Factor : 4.396 icon | Submit Manuscript Online icon |

Design and Simulation Low power SRAM Circuits

Author(s):

Garima Jain , Mewar University, Chittorgarh, Rajasthan

Keywords:

LPRS, SRAM, SNM, Sense amplifiers (SA), UPRS

Abstract

SRAMs), focusing on optimizing delay and power. As the scaling trends in the speed and power of SRAMs with size and technology and find that the SRAM delay scales as the logarithm of its size as long as the interconnect delay is negligible. Non-scaling of threshold mismatches with process scaling, causes the signal swings in the bitlines and data lines also not to scale, leading to an increase in the relative delay of an SRAM, across technology generations. Appropriate methods for reduction of power consumption were studied such as capacitance reduction, very low operating voltages, DC and AC current reduction and suppression of leakage currents to name a few.. Many of reviewed techniques are applicable to other applications such as ASICs, DSPs, etc. Battery and solar-cell operation requires an operating voltage environment in low voltage area. These conditions demand new design approaches and more sophisticated concepts to retain high device reliability. The proposed techniques (USRS and LPRS) are topology based and hence easier to implement.

Other Details

Paper ID: IJSRDV1I2076
Published in: Volume : 1, Issue : 2
Publication Date: 01/05/2013
Page(s): 367-372

Article Preview

Download Article